Title :
A space-efficient caching mechanism for flash-memory address translation
Author :
Wu, Chin-Hsien ; Kuo, Tei-Wei ; Yang, Chia-Lin
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., National Taiwan Univ., Taipei
Abstract :
While flash memory has been widely adopted for various embedded systems, space efficiency with reasonable performance has become a critical issue for the design of the flash-memory translation layer. The target of this paper is to improve the performance of existing designs by proposing a search-tree-like caching mechanism for efficient address translation. A replacement strategy with a low time complexity is presented to monitor the access status of recently used LBA´s. The proposed caching mechanism and replacement strategy were shown being highly effective in the reducing of the address translation time over popular translation layer designs, such as NAND, where realistic workloads were used for experiments
Keywords :
cache storage; computational complexity; embedded systems; flash memories; tree searching; embedded systems; flash memory address translation; search-tree-like caching mechanism; space-efficient caching mechanism; time complexity; Computer science; Control systems; Data structures; Design engineering; Emulation; Flash memory; Multimedia systems; Random access memory; Read only memory; Read-write memory;
Conference_Titel :
Object and Component-Oriented Real-Time Distributed Computing, 2006. ISORC 2006. Ninth IEEE International Symposium on
Conference_Location :
Gyeongju
Print_ISBN :
0-7695-2561-X
DOI :
10.1109/ISORC.2006.13