DocumentCode :
1924367
Title :
Hardware based encryption for wireless networks
Author :
Adamo, Oluwayomi ; Varanasi, Murali R.
Author_Institution :
Dept. of Electr. Eng., Univ. of North Texas, Denton, TX, USA
fYear :
2010
fDate :
Oct. 31 2010-Nov. 3 2010
Firstpage :
1800
Lastpage :
1805
Abstract :
We present an encryption scheme that is based on Error Correcting Codes (ECC). This scheme has the potential for reducing hardware usage due to hardware reuse. In this scheme, instead of having separate unit for encryption and error correction, the two schemes are carried out as a single step thereby using only one unit. The scheme exploits the characteristics of the ECC, and channel for achieving secrecy. The pipelined architecture and the result of its FPGA implementation is presented. We also show that the scheme is secure against conventional attacks and has also passed randomization test.
Keywords :
cryptography; error correction codes; radio networks; FPGA; error correcting codes; hardware based encryption; pipelined architecture; wireless networks; Encryption; Error correction; Error correction codes; Parity check codes; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
MILITARY COMMUNICATIONS CONFERENCE, 2010 - MILCOM 2010
Conference_Location :
San Jose, CA
ISSN :
2155-7578
Print_ISBN :
978-1-4244-8178-1
Type :
conf
DOI :
10.1109/MILCOM.2010.5679550
Filename :
5679550
Link To Document :
بازگشت