DocumentCode :
1924595
Title :
Faster Placer for Island-Style FPGAs
Author :
Banerjee, Pritha ; Sur-Kolay, Susmita
Author_Institution :
Adv. Comput. & Microelectron. Unit, Indian Stat. Inst., Kolkata
fYear :
2007
fDate :
5-7 March 2007
Firstpage :
117
Lastpage :
121
Abstract :
In this paper, we propose a placement method for island-style FPGAs, based on fast yet very good initial placement followed by refinement using ultra-low temperature simulated annealing. The initial placement is the keystone of the method and the steps to obtain it are: top down coarse partitioning, allocation of partitions to regions on FPGA array, placement of logic blocks within each region and finally the IOs. The solutions thus obtained require 66% fewer moves i.e. about 3x speed-up during final iterative refinement by simulated annealing, whereas the quality of solution is on the average within 2% of optimal. The critical path length obtained after routing does not degrade for the set of 9 benchmark circuits
Keywords :
field programmable gate arrays; simulated annealing; FPGA; field programmable gate arrays; simulated annealing; top down coarse partition allocation; Circuit simulation; Computational modeling; Costs; Field programmable gate arrays; Iterative algorithms; Logic arrays; Phased arrays; Routing; Simulated annealing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing: Theory and Applications, 2007. ICCTA '07. International Conference on
Conference_Location :
Kolkata
Print_ISBN :
0-7695-2770-1
Type :
conf
DOI :
10.1109/ICCTA.2007.62
Filename :
4127353
Link To Document :
بازگشت