DocumentCode :
1924662
Title :
Register Sharing Verification During Data-Path Synthesis
Author :
Karfa, C. ; Mandal, C. ; Sarkar, D. ; Reade, Chris
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur
fYear :
2007
fDate :
5-7 March 2007
Firstpage :
135
Lastpage :
140
Abstract :
The variables of the high-level specifications and the automatically generated temporary variables are mapped on to the data-path registers during data-path synthesis phase of high-level synthesis process. The registers in the datapath are usually shared by the variables and the mapping is not bijective as most of the high-level synthesis tools perform register optimization. In this paper, a formal methodology for verifying the correctness of register sharing is described. The input and the output of the data-path synthesis phase are represented as finite state machines with datapaths (FSMD). The method is based on checking equivalence of two FSMDs. Our technique is independent of the mechanism used for register optimization and works for both carrier and value based register optimization. The method also works for both data intensive and control intensive input specification. Our current implementation is integrated with an existing synthesis tool and has been tested for robustness
Keywords :
finite state machines; formal verification; high level synthesis; optimisation; checking equivalence; data-path synthesis; finite state machine; high level synthesis; register optimization; register sharing verification; robustness; Automata; Design optimization; Formal verification; Hardware; High level synthesis; Processor scheduling; Registers; Robustness; Signal generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing: Theory and Applications, 2007. ICCTA '07. International Conference on
Conference_Location :
Kolkata
Print_ISBN :
0-7695-2770-1
Type :
conf
DOI :
10.1109/ICCTA.2007.111
Filename :
4127356
Link To Document :
بازگشت