DocumentCode :
1924684
Title :
Genetic Algorithm Based Approach for Hierarchical SOC Test Scheduling
Author :
Giri, Chandan ; Tipparthi, DilipKumar Reddy ; Chattopadhyay, Santanu
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur
fYear :
2007
fDate :
5-7 March 2007
Firstpage :
141
Lastpage :
145
Abstract :
In today´s system-on-chip (SOC) design process heterogeneous technology cores are integrated at several layers of hierarchy. Hence, multilevel test access mechanism (TAM) optimization is necessary for modular testing of hierarchical SOCs that contain earlier generation SOCs as embedded megacores. Unlike previous works that mostly assumes flat test hierarchy, the proposed technique considers the design hierarchy constraints for the cores in case of non-interactive design transfer between core vendor and core user. The proposed SOC test scheduling technique is used to minimize the test application time for the hierarchical SOCs. Experimental results are presented for three ITC´02 benchmark circuits containing megacores and results shown 55% improvement over recently proposed methods for hierarchical SOC test scheduling
Keywords :
genetic algorithms; industrial property; integrated circuit design; integrated circuit testing; scheduling; system-on-chip; ITC´02 benchmark circuit; SOC test scheduling; genetic algorithm; intellectual property; system-on-chip design; test access mechanism optimization; Algorithm design and analysis; Circuit testing; Design optimization; Electronic equipment testing; Energy consumption; Genetic algorithms; Genetic engineering; Scheduling algorithm; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing: Theory and Applications, 2007. ICCTA '07. International Conference on
Conference_Location :
Kolkata
Print_ISBN :
0-7695-2770-1
Type :
conf
DOI :
10.1109/ICCTA.2007.65
Filename :
4127357
Link To Document :
بازگشت