• DocumentCode
    19262
  • Title

    Memory-Aware Task Scheduling with Communication Overhead Minimization for Streaming Applications on Bus-Based Multiprocessor System-on-Chips

  • Author

    Yi Wang ; Zili Shao ; Chan, Henry ; Duo Liu ; Yong Guan

  • Author_Institution
    Dept. of Comput., Hong Kong Polytech. Univ., Kowloon, China
  • Volume
    25
  • Issue
    7
  • fYear
    2014
  • fDate
    Jul-14
  • Firstpage
    1797
  • Lastpage
    1807
  • Abstract
    Inter-core communication introduces overheads in task schedules on Multiprocessor System-on-Chips (MPSoCs). Inter-core communication overhead not only negatively impacts the timing performance but also significantly degrades the memory usage for streaming applications running on MPSoC architectures. By minimizing inter-core communication overhead, a shorter period can be applied and system performance (e.g., throughput, memory usage) can be improved. In this paper, we focus on solving the problem of minimizing inter-core communication overhead for streaming applications on bus-based MPSoCs. The objective is to minimize inter-core communication overhead while minimizing the overall memory usage. To solve the problem, we first let tasks with intra-period data dependencies transform to inter-period data dependencies so as to overlap the execution of computation and inter-core communication tasks. By doing this, inter-core communication overhead can be effectively removed. To minimize the overall memory usage, we then perform schedulability analysis and obtain the bounds of the times needed to reschedule each task. Based on the schedulability analysis, we formulate the scheduling problem as an integer linear programming (ILP) model and obtain an optimal schedule. In addition, we propose a heuristic approach to efficiently obtain a near-optimal solution. We conduct experiments on a set of benchmarks from both real-life streaming applications and synthetic task graphs. The experimental results show that the proposed approach can significantly reduce the schedule length and improve the memory usage compared with the previous work.
  • Keywords
    integer programming; linear programming; minimisation; multiprocessing systems; processor scheduling; storage management; system-on-chip; ILP model; bus-based MPSoC; communication overhead minimization; heuristic approach; integer linear programming; intercore communication overhead; memory-aware task scheduling; multiprocessor system-on-chips; schedulability analysis; streaming application; Memory management; Real-time systems; Scheduling; Streaming media; MPSoC; Real-time; bus; inter-core communication; memory-aware; streaming applications; task scheduling;
  • fLanguage
    English
  • Journal_Title
    Parallel and Distributed Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1045-9219
  • Type

    jour

  • DOI
    10.1109/TPDS.2013.172
  • Filename
    6552194