DocumentCode :
1926579
Title :
Embedded wafer level ball grid array (eWLB) technology for system integration
Author :
Pressel, K. ; Beer, G. ; Meyer, T. ; Wojnowski, M. ; Fink, M. ; Ofner, G. ; Römer, B.
Author_Institution :
Infineon Technol. AG, Regensburg, Germany
fYear :
2010
fDate :
24-26 Aug. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Silicon front-end and assembly and packaging technology more and more merge. In addition interconnect density reaches limits for advanced CMOS technology. In this paper we introduce the fan-out embedded wafer level packaging technology, which is an example to link front-end and packaging technology and offers additional freedom for interconnect design. We demonstrate capabilites for system integration of the eWLB technology, which includes system on chip (SoC) integration and system in package (SiP) integration like side by side and stacking of devices. We highlight the importance of understanding properties of new materials, which influence warpage or heat dissipation. We also show the excellent performance of the eWLB package for mm-wave applications.
Keywords :
CMOS integrated circuits; assembling; ball grid arrays; cooling; system-in-package; system-on-chip; wafer level packaging; CMOS technology; assembing technology; embedded wafer level ball grid array technology; fan-out embedded wafer level packaging technology; heat dissipation; interconnect design; silicon front-end; system in package integration; system on chip integration; warpage; Electronics packaging; Heating; Materials; Packaging; Reliability; Stacking; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
CPMT Symposium Japan, 2010 IEEE
Conference_Location :
Tokyo
Print_ISBN :
978-1-4244-7593-3
Type :
conf
DOI :
10.1109/CPMTSYMPJ.2010.5679657
Filename :
5679657
Link To Document :
بازگشت