DocumentCode :
1927070
Title :
An efficient SQRT architecture of Carry Select adder design by Common Boolean logic
Author :
Manju, S. ; Sornagopal, V.
Author_Institution :
Dept. of ECE, Abdul Hakeem Coll. of Eng. & Technol., Melvishram, India
fYear :
2013
fDate :
7-9 Jan. 2013
Firstpage :
1
Lastpage :
5
Abstract :
Carry Select adder (CSLA) is known to be the fastest adder among the Conventional adder structures. This work uses an efficient Carry select adder by sharing the Common Boolean logic (CLB) term. After a logic simplification, we only need one OR gate and one inverter gate for carry and summation operation. Through the multiplexer, we can select the correct output according to the logic states of the carry in signal. Based on this modification Square root CSLA (SQRT CSLA) architecture have been developed and compared with the regular and Modified SQRT CSLA architecture. The Modified CSLA architecture has been developed using Binary to Excess -1 converter (BEC). This paper proposes an efficient method which replaces a BEC using common Boolean logic. The result analysis shows that the proposed architecture achieves the three folded advantages in terms of area, delay and power.
Keywords :
Boolean algebra; adders; convertors; logic design; logic gates; multiplying circuits; BEC; CLB term; OR gate; SQRT architecture; binary to excess-1 converter; carry select adder design; common Boolean logic; inverter gate; modified SQRT CSLA architecture; modified square root CSLA architecture; multiplexer; Adders; Application specific integrated circuits; Barium; Bismuth; Logic gates; Manuals; Area-Efficient; BEC; Boolean Logic; Carry Select Adder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Trends in VLSI, Embedded System, Nano Electronics and Telecommunication System (ICEVENT), 2013 International Conference on
Conference_Location :
Tiruvannamalai
Print_ISBN :
978-1-4673-5300-7
Type :
conf
DOI :
10.1109/ICEVENT.2013.6496590
Filename :
6496590
Link To Document :
بازگشت