DocumentCode :
1928198
Title :
Fine-grain Reconfigurable Functional Unit for embedded processors
Author :
Cardarilli, Gian Carlo ; Nunzio, Luca Di ; Fazzolari, Rocco ; Re, Marco
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome Tor Vergata, Rome, Italy
fYear :
2011
fDate :
6-9 Nov. 2011
Firstpage :
488
Lastpage :
492
Abstract :
In standard word-oriented microprocessors, the processing of short data decreases the computation performance. In order to overcome this issue various methods based on reconfigurable architectures have been presented in the literature [1] [2] [3]. These structures are normally composed by an array of elementary reconfigurable cells. A common solution for elementary reconfigurable cells realization is based on Look-Up Tables (LUTs). In [4] [5] the authors proposed a new Reconfigurable Functional Unit (RFU) based on full adders and reprogrammable interconnects named ADAPTO. The final aim is to obtain a new structure that requires less silicon area and power, being ever faster than the “traditional” solutions. In this paper we present the main characteristics of the proposed structure evaluating its performance (in terms of speed-up and complexity) when integrated in an embedded processor.
Keywords :
embedded systems; microprocessor chips; reconfigurable architectures; table lookup; LUT; RFU; elementary reconfigurable cells; embedded processors; fine grain reconfigurable functional unit; look-up tables; reconfigurable architectures; word oriented microprocessors; Arrays; Hardware; Microprocessors; Program processors; Signal processing algorithms; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2011 Conference Record of the Forty Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4673-0321-7
Type :
conf
DOI :
10.1109/ACSSC.2011.6190048
Filename :
6190048
Link To Document :
بازگشت