DocumentCode :
1929076
Title :
Scalable 128-bit AES-CM crypto-core reconfigurable implementation for secure communications
Author :
Astarloa, Armando ; Zuloaga, Aitzol ; Lázaro, Jesús ; Jiménez, Jaime ; Cuadrado, Carlos
Author_Institution :
Dept. of Electron. & Telecommun., Univ. of the Basque Country, Bilbao, Spain
fYear :
2009
fDate :
9-10 Sept. 2009
Firstpage :
37
Lastpage :
42
Abstract :
A novel cryptographic core (cryptocore) approach for secure communications is presented in this work. It is an AES-Counter Mode core for System-on-Programmable-Devices that takes advantage from the flexibility of the reconfigurable devices. The proposed architecture is parameterizable, so it is easily scalable to fulfill different target area-speed trade-offs. This parametrization affects both the number of AES cipher block processors running in parallel and the implementation type. The crypto-core supports three AES cipher blocks implementations publicly available. The proposed architecture is analyzed with experimental results that show how the crypto-core eases and optimizes the secure communications implementation in different systems.
Keywords :
cryptography; microprocessor chips; parallel processing; AES-counter mode core; Advanced Encryption Standard; cipher block processors; cryptographic core reconfigurable implementation; secure communications; system-on-programmable-devices; Communication networks; Computer architecture; Computer networks; Counting circuits; Cryptography; IEEE members; NIST;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Electronics, 2009. AE 2009
Conference_Location :
Pilsen
ISSN :
1803-7232
Print_ISBN :
978-80-7043-781-0
Type :
conf
Filename :
5289303
Link To Document :
بازگشت