DocumentCode :
1929909
Title :
Mapping schemes of image recognition tasks onto highly parallel SIMD/MIMD processors
Author :
Kyo, Shorin ; Nomoto, Shohei ; Okazaki, Shinichiro
Author_Institution :
Syst. IP Core Res. Labs., NEC Corp., Kawasaki, Japan
fYear :
2009
fDate :
Aug. 30 2009-Sept. 2 2009
Firstpage :
1
Lastpage :
6
Abstract :
Smart camera applications based on image recognition techniques require significant levels of computation and must operate within limited power budgets. This paper focuses on the schemes of mapping image recognition tasks onto a series of low-power highly parallel SIMD/MIMD mode switching processors called IMAPCAR2. In this paper, we discuss hardware design considerations, the schemes of mapping image tasks onto the architecture using the SIMD or MIMD execution modes, and the way to choose between execution modes. Benchmark results show that the measured performance of an IMAPCAR2-300 (108 MHz, 128 PE / 32 PU, 90-nm, <1 W) processor running the compiler-generated code of programs based on the proposed mapping schemes is up to 27 times faster using the SIMD mode, or up to 2.8 times faster using the MP mode than a 1.6 GHz general purpose processor that consumes a similar amount of power.
Keywords :
digital signal processing chips; image recognition; parallel processing; IMAPCAR2-300; MP mode; compiler-generated code; hardware design; image recognition; mapping schemes; parallel MIMD processor; parallel SIMD processor; smart camera application; Cameras; Computer architecture; Costs; Digital signal processing; Field programmable gate arrays; Hardware; Image recognition; Laboratories; National electric code; Parallel processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Distributed Smart Cameras, 2009. ICDSC 2009. Third ACM/IEEE International Conference on
Conference_Location :
Como
Print_ISBN :
978-1-4244-4620-9
Electronic_ISBN :
978-1-4244-4620-9
Type :
conf
DOI :
10.1109/ICDSC.2009.5289350
Filename :
5289350
Link To Document :
بازگشت