DocumentCode :
1930021
Title :
Rapid Prototyping Design Acceleration Using a Novel Merging Methodology for Partial Configuration Streams of Xilinx Virtex-II FPGAs
Author :
Bieser, C. ; Mueller-Glaser, K.D.
Author_Institution :
Inst. for Inf. Process. Technol., Karlsruhe Univ.
fYear :
2006
fDate :
14-16 June 2006
Firstpage :
193
Lastpage :
199
Abstract :
RAM-based FPGAs have become very important for electronic designs in the last years since they are very flexible, provide high configurability and allow short turn around times. Especially in the field of rapid prototyping (RP) another feature plays an important rule: their infinite reprogrammability. These features help to create freely modifiable rapid prototyping systems, which allow both, changes in the hardware architecture as well as in software. However, handling the FPGA devices in the engineering process is not an easy issue and typically requires deep knowledge of the circuits themselves, their behavior and programming languages as VHDL or Verilog. Our approach presents the combination of a flexible and versatile FPGA-based rapid prototyping system and efficient configuration methodology for Xilinx Virtex-II FPGAs supplemented by an easy to use design support for time saving functional implementation and platform configuration
Keywords :
field programmable gate arrays; hardware description languages; merging; random-access storage; rapid prototyping (industrial); RAM; VHDL; Verilog; Xilinx Virtex-II FPGA; hardware architecture; infinite reprogrammability; merging methodology; rapid prototyping; Acceleration; Circuits; Computer architecture; Design engineering; Field programmable gate arrays; Hardware; Knowledge engineering; Merging; Prototypes; Software prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 2006. Seventeenth IEEE International Workshop on
Conference_Location :
Chania, Crete
ISSN :
1074-6005
Print_ISBN :
0-7695-2580-6
Type :
conf
DOI :
10.1109/RSP.2006.32
Filename :
1630769
Link To Document :
بازگشت