DocumentCode :
1930624
Title :
Logic extraction based on normalized netlengths
Author :
Vaishnav, Hirendu ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
658
Lastpage :
663
Abstract :
We present a cost function which can be used to minimize the routing contribution of a circuit during logic synthesis. Instead of estimating the absolute routing cost of a net, this function captures the relative routing costs of nets based on the number of terminals on the nets. Unlike the routing cost functions proposed earlier, the proposed cost function does not require layout-parameters or any tuning of the variables to achieve acceptable estimation of the routing cost. The usefulness of the proposed routing cost is verified by minimizing it during the process of logic extraction in logic synthesis, leading to an average of 10% improvement in the routing area and 8% improvement in the chip area at no performance loss
Keywords :
logic design; minimisation of switching nets; chip area; cost function; logic extraction; logic synthesis; normalized netlengths; routing; Circuit synthesis; Cost function; Curve fitting; Data mining; Delay estimation; Integrated circuit interconnections; Logic design; Pins; Routing; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528938
Filename :
528938
Link To Document :
بازگشت