DocumentCode
1931
Title
Error Detection in Majority Logic Decoding of Euclidean Geometry Low Density Parity Check (EG-LDPC) Codes
Author
Reviriego, Pedro ; Maestro, Juan Antonio ; Flanagan, Mark F.
Author_Institution
Univ. Antonio de Nebrija, Madrid, Spain
Volume
21
Issue
1
fYear
2013
fDate
Jan. 2013
Firstpage
156
Lastpage
159
Abstract
In a recent paper, a method was proposed to accelerate the majority logic decoding of difference set low density parity check codes. This is useful as majority logic decoding can be implemented serially with simple hardware but requires a large decoding time. For memory applications, this increases the memory access time. The method detects whether a word has errors in the first iterations of majority logic decoding, and when there are no errors the decoding ends without completing the rest of the iterations. Since most words in a memory will be error-free, the average decoding time is greatly reduced. In this brief, we study the application of a similar technique to a class of Euclidean geometry low density parity check (EG-LDPC) codes that are one step majority logic decodable. The results obtained show that the method is also effective for EG-LDPC codes. Extensive simulation results are given to accurately estimate the probability of error detection for different code sizes and numbers of errors.
Keywords
decoding; error statistics; parity check codes; EG-LDPC codes; Euclidean geometry low density parity check codes; error detection probability; majority logic decoding; memory access time; Decoding; Equations; Geometry; Iterative decoding; Mathematical model; Vectors; Error correction codes; Euclidean geometry low-density parity check (EG-LDPC) codes; majority logic decoding; memory;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2011.2179681
Filename
6121923
Link To Document