DocumentCode :
1931155
Title :
Simple tree-construction heuristics for the fanout problem
Author :
Carragher, Robert J. ; Fujita, Masahiro ; Cheng, Chung-Kuan
Author_Institution :
Fujitsu Labs. of America Inc., San Jose, CA, USA
fYear :
1995
fDate :
2-4 Oct 1995
Firstpage :
671
Lastpage :
679
Abstract :
We address in this paper the fanout tree problem introduced by Berman, et. al., that is using buffer fanout trees to reduce the fanout delay in a technology mapped network. We construct two basic types of fanout trees and provide simple techniques to manipulate them for further delay reduction. These trees are inserted along critical paths throughout the network. We also perform gate-transformation, that is substitution of a gates of equivalent logical functions, if the technology permits. Experimental results show improvement over Touati´s LT-tree construction technique
Keywords :
combinational circuits; delays; trees (mathematics); LT-tree construction technique; buffer fanout trees; critical paths; fanout delay; fanout problem; gate-transformation; logical functions; technology mapped network; tree-construction heuristics; Capacitance; Costs; Delay effects; Delay estimation; Inverters; Laboratories; Routing; Signal design; Tree data structures; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1995. ICCD '95. Proceedings., 1995 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-7165-3
Type :
conf
DOI :
10.1109/ICCD.1995.528940
Filename :
528940
Link To Document :
بازگشت