DocumentCode :
1932168
Title :
Low Resistance Electrical Layer Formation: A Simulation Study of Diffusive Rapid Thermal Process on Implanted Dopant Species for Electronics Active Devices
Author :
Adam, Tijjani ; Hashim, Uda
Author_Institution :
Inst. of Nano Electron. Eng., Univ. Malaysia Perlis (UniMAP), Kangar, Malaysia
fYear :
2012
fDate :
25-27 Sept. 2012
Firstpage :
428
Lastpage :
430
Abstract :
A simple and economical spin-on-dopants simulation technique for ultra thin layer formation is presented; the Ultra thin for the purpose of shallow junction formation in large scaled integrated technology is one of the most challenging in device fabrication. Low energy ion implantation is the most widely used technique at present to form ultra shallow junction but this method has some limitations such as silicon surface damage, however, many attempt have been made to overcome this but it seems difficult to do away with this limitation. An ultra high shallow junction formation of <; 20 nm was proposed through thermal diffusion from spin-on dopants into silicon, the study presented a determination of the junction depth and the sheet resistance of the shallow junction in order to fulfill the standard semiconductor device design requirements. Ultra shallow junction which is defined to be less than 20 nm in depth was obtained through this simulation using very simple and easy spin-on dopants technique.
Keywords :
elemental semiconductors; ion implantation; large scale integration; semiconductor devices; semiconductor doping; silicon; thermal diffusion; Si; device fabrication; diffusive rapid thermal process; economical spin-on-dopants; electronics active devices; implanted dopant species; large scaled integrated technology; low energy ion implantation; low resistance electrical layer formation; semiconductor device design; sheet resistance; silicon surface damage; simple spin-on-dopants; thermal diffusion; ultra shallow junction; ultra thin layer formation; Boron; Fabrication; Junctions; Semiconductor device modeling; Semiconductor process modeling; Silicon; Transistors; Ultra thin; shallow junction; spin-on-dopants; silicon; junction depth; sheet resistance; Devices; Electronics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence, Modelling and Simulation (CIMSiM), 2012 Fourth International Conference on
Conference_Location :
Kuantan
ISSN :
2166-8531
Print_ISBN :
978-1-4673-3113-5
Type :
conf
DOI :
10.1109/CIMSim.2012.93
Filename :
6338116
Link To Document :
بازگشت