DocumentCode :
1932570
Title :
Fast prototyping of memory models in VHDL for hardware emulation
Author :
Brien, Kevin O. ; Maginot, Serge
Author_Institution :
LEDA S.A., Meylan, France
fYear :
1996
fDate :
19-21 Jun 1996
Firstpage :
108
Lastpage :
113
Abstract :
In this paper, we present a methodology whereby the whole synthesis and prototyping cycle can be speeded up simply by extending the acceptable VHDL subset to include hitherto unsynthesisable constructs. VHDL elaboration transformations as well as some compiler optimisation techniques can be performed to ensure that the VHDL model is still acceptable by commercial synthesis tools. The advantages of this methodology are shown using a real industrial application: the development of a generic VHDL memory model for fast system reconfiguration in a hardware emulation environment
Keywords :
hardware description languages; memory architecture; optimising compilers; software prototyping; VHDL; commercial synthesis tools; compiler optimisation techniques; fast prototyping; generic VHDL memory model; hardware emulation; hardware emulation environment; memory models; prototyping cycle; real industrial application; system reconfiguration; unsynthesisable constructs; Control system synthesis; Debugging; Design automation; Emulation; Hardware; Optimizing compilers; Power generation; Power system modeling; Prototypes; Turning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1996. Proceedings., Seventh IEEE International Workshop on
Conference_Location :
Thessaloniki
Print_ISBN :
0-8186-7603-5
Type :
conf
DOI :
10.1109/IWRSP.1996.506736
Filename :
506736
Link To Document :
بازگشت