DocumentCode :
1934297
Title :
5-Gb/s 0.18-μm CMOS clock recovery circuit
Author :
Qiu, Yinghua ; Wang, Zhigong ; Xu, Yong ; Ding, Jingfeng ; Zhu, En ; Xiong, Mingzhen
Author_Institution :
Inst. of RF & OE-ICs, Southeast Univ., Nanjing, China
fYear :
2005
fDate :
28-30 May 2005
Firstpage :
21
Lastpage :
23
Abstract :
A 5 Gb/s monolithic phase-locked clock recovery circuit is designed and realized in a 0.18 μm CMOS technology. A half rate bang-bang phase detector and a multiphase oscillator incorporated with a charger-pump builds up half-rate phase-locked loop (PLL) architecture. The measured rms jitter of recovered clock signal is 4.7 ps under the stimulation of a 211-1-bit-long pseudorandom bit sequence at the bit rate of 5 Gb/s. The chip area is only 0.6 mm × 0.6 mm and the DC power consumption is less than 90 mW under a single 1.8 V supply.
Keywords :
CMOS integrated circuits; integrated circuit design; phase locked loops; synchronisation; 0.18 mum; 1.8 V; 5 Gbit/s; CMOS clock recovery circuit; DC power consumption; PLL; bang-bang phase detector; charger-pump; monolithic phase-locked circuit design; multiphase oscillator; pseudorandom bit sequence; Bit rate; CMOS technology; Circuits; Clocks; Detectors; Jitter; Oscillators; Phase detection; Phase locked loops; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Video Technology, 2005. Proceedings of 2005 IEEE International Workshop on
Print_ISBN :
0-7803-9005-9
Type :
conf
DOI :
10.1109/IWVDVT.2005.1504454
Filename :
1504454
Link To Document :
بازگشت