Title :
The research on optimization techniques of 32-bit floating-point RISC microprocessor
Author :
Haijun, Sun ; Zhibiao, Shao ; Gang, Zou ; Ning, Zhao
Author_Institution :
Sch. of Electron. & Inf. Eng., Xi´´an Jiaotong Univ., China
Abstract :
A high-performance low power dissipation 32-bit floating point RISC microprocessor XJ-1 has been successfully fabricated in 0.35 μm CMOS technology. A set of innovative optimization techniques are introduced for high performance operation, which include modified redundant Booth-3 algorithm for fast multiplication or division, dynamic SRAM mode control scheme for low power dissipation, embedded bus preselector improving the performance of bus interface, and the large capacity on-chip memory decreasing the amount of traffic with an external memory. These techniques improved the speed and quality with 38% boosted frequency and 39% reduced power dissipation. Each instruction and its random combinations have been tested, and the chip achieves 0.98 mA/MHz at 3.3 V power supply.
Keywords :
CMOS digital integrated circuits; SRAM chips; microprocessor chips; optimisation; reduced instruction set computing; Booth-3 algorithm; CMOS technology; embedded bus preselector; floating-point RISC microprocessor; on-chip memory; optimization techniques; power dissipation reduction; Arithmetic; CMOS technology; Electronic design automation and methodology; Logic; Microprocessors; Power dissipation; Random access memory; Reduced instruction set computing; Registers; Testing;
Conference_Titel :
VLSI Design and Video Technology, 2005. Proceedings of 2005 IEEE International Workshop on
Print_ISBN :
0-7803-9005-9
DOI :
10.1109/IWVDVT.2005.1504465