DocumentCode :
1935185
Title :
Improvements of SEU tolerance by spatial redundancy in digital circuits
Author :
Grecki, Mariusz ; Jablonski, Grzegorz ; Makowski, Dariusz
Author_Institution :
Deutches Elektronnen Synchrontron, Hamburg, Germany
fYear :
2009
fDate :
25-27 June 2009
Firstpage :
123
Lastpage :
128
Abstract :
Together with development of semiconductor technology the digital circuits are more and more susceptible to Single Event Upsets that changes information stored in memory components in non-predictible way. This is particularly important for circuits operating in radioactive environment but becomes also an important factor limiting reliability for circuits operating at normal conditions. The countermeasure is a redundancy in circuit that allows to detect and correct errors caused by radiation. Unfortunately CAD software provides very limited support to simulate the consequences of SEU and automatically include required redundancy in the FPGA project. Moreover, optimization procedures remove redundant parts and special effort must be made to prevent that. The paper presents a software environment to process VHDL description of the circuit and automatically generate the redundant blocks together with voting circuits. The generated redundancy uses Triple Module Redundancy (TMR) scheme. It also supports the VHDL simulation with SEUs in order to enable identification of the most sensitive components. Since the TMR is costly, the designer can indicate which parts of the circuit should be replicated basing on the results of simulation.
Keywords :
CAD; digital circuits; field programmable gate arrays; hardware description languages; logic testing; radiation effects; redundancy; CAD software; FPGA project; VHDL description; digital circuits; memory components; radioactive environment; semiconductor technology; single event upsets; software environment; triple module redundancy; voting circuits; Circuit simulation; Computer errors; Digital circuits; Error correction; Field programmable gate arrays; Radiation detector circuits; Radiation detectors; Redundancy; Single event upset; Voting; FPGA; SEU; TMR; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits & Systems, 2009. MIXDES '09. MIXDES-16th International Conference
Conference_Location :
Lodz
Print_ISBN :
978-1-4244-4798-5
Electronic_ISBN :
978-83-928756-1-1
Type :
conf
Filename :
5289567
Link To Document :
بازگشت