DocumentCode :
1936341
Title :
A Three-micron Pitch, Three Layer Metallization and Dielectric Scheme with Application to a One Micron CMOS Process
Author :
Stogdale, N.F. ; Huggett, P.G. ; Martin, B. ; Snowden, I.
Author_Institution :
Plessey Research Caswell Ltd., Caswell, Towcester., Northants, U.K.
fYear :
1989
fDate :
11-14 Sept. 1989
Firstpage :
661
Lastpage :
664
Abstract :
An interlayer dielectric scheme and three layer metal process which has been implemented as part of a one micron CMOS process for ASIC products is described. The interlayer dielectric scheme is outlined with particular reference to step coverage and planarisation issues. The advantages of the use of Anti-Reflective Coatings (ARC) to improve control at contact and metal prints are described. Good control of the etched features has also been achieved. The process has been proven by its implementation in a one micron CMOS process schedule which has yielded working circuitry of high complexity, including a 38K SRAM cell.
Keywords :
CMOS process; Dielectrics; Etching; Glass; Metallization; Optical films; Resists; Surface topography; Surface waves; Thickness control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1989. ESSDERC '89. 19th European
Conference_Location :
Berlin, Germany
Print_ISBN :
0387510001
Type :
conf
Filename :
5436516
Link To Document :
بازگشت