DocumentCode :
1937873
Title :
Inter multi processor communication scheme and shared memory control in HDTV decoder SOC design
Author :
Yingqi, Chen ; Yuhong, Yang ; Feng, Wang ; Kai, Guo
Author_Institution :
Shanghai Jiao Tong Univ., China
fYear :
2005
fDate :
28-30 May 2005
Firstpage :
304
Lastpage :
307
Abstract :
With the improvement of integration degree, more and more systems that originally implemented on PCB board are integrated into one chip, becoming a SOC (system on a chip). Also with the increasing demand for programmable performance, the use of multi microprocessors structure in SOC designs is becoming much more popular. For the complex real-time systems such as HDTV decoder, it is generally easier with multiple CPUs to provide instant response time and meet the demand of real-time and function complexity. In this paper, based on introduction of the HDTV SOC architecture we designed, a communication and control scheme between master-slave mode dual-processors in the SOC is proposed, as well as a shared memory control method among multi IP function modules in the SOC.
Keywords :
decoding; high definition television; shared memory systems; system-on-chip; video coding; HDTV decoder; IP function; PCB board; SOC design; function complexity; inter multi processor communication scheme; master-slave mode dual-processors; microprocessors structure; shared memory control; system on a chip; Communication system control; Costs; Decoding; HDTV; Master-slave; Microprocessors; Process design; Real time systems; Registers; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and Video Technology, 2005. Proceedings of 2005 IEEE International Workshop on
Print_ISBN :
0-7803-9005-9
Type :
conf
DOI :
10.1109/IWVDVT.2005.1504611
Filename :
1504611
Link To Document :
بازگشت