Title :
Design and implementation of high-speed asynchronous communication ports for VLSI multicomputer nodes
Author :
Tamir, Yuval ; Cho, Jae C.
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
Abstract :
The authors present the design of synchronizing communication ports for a communication coprocessor chip. These ports minimize the probability of synchronization failure and support communication at a very high rate relative to the limits of the implementation technology. The scheme presented does not require any lines in the link in addition to the data lines and does not require byte-per-byte handshaking. The design includes a synchronizer and a high-performance FIFO (first-in, first-out) buffer. This design is particularly well-suited for VLSI implementation and, for a given technology, can support higher communication speeds than previous synchronizer designs.<>
Keywords :
CMOS integrated circuits; VLSI; computer interfaces; microprocessor chips; multiprocessing systems; multiprocessor interconnection networks; satellite computers; synchronisation; CMOS IC; ComCoBB; FIFO buffer; VLSI multicomputer nodes; asynchronous communication ports; communication coprocessor chip; data lines; high-speed; interconnection networks; multiprocessing system; synchronisation failure minimisation; synchronizer; Asynchronous communication; Bandwidth; CMOS technology; Clocks; Coprocessors; Flip-flops; Logic; Sampling methods; Synchronization; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo, Finland
DOI :
10.1109/ISCAS.1988.15047