DocumentCode :
1939816
Title :
Incremental routing in FPGAs
Author :
Emmert, John M. ; Bhatia, Dinesh
Author_Institution :
Cincinnati Univ., OH, USA
fYear :
1998
fDate :
13-16 Sep 1998
Firstpage :
217
Lastpage :
221
Abstract :
In this paper we present algorithms for incrementally routing circuits mapped to field-programmable gate arrays (FPGAs). The algorithms work well for ripping up and rerouting nets connected to small numbers of displaced logic blocks. Additionally the algorithms are sequential and compact, therefore making them ideal for embedding in hardware. Given an FPGA with a readable as well as writable configuration memory, these algorithms require no prior knowledge of the mapped circuit´s netlist. Experimental results indicate our router works well for fault tolerance and other applications
Keywords :
circuit layout CAD; field programmable gate arrays; integrated circuit layout; logic CAD; network routing; ASIC; FPGA routing; IC layout; compact sequential algorithms; fault tolerance; field-programmable gate arrays; incremental routing; Circuit faults; Fault tolerance; Field programmable gate arrays; Hardware; Logic arrays; Logic devices; Read-write memory; Routing; Switches; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference 1998. Proceedings. Eleventh Annual IEEE International
Conference_Location :
Rochester, NY
ISSN :
1063-0988
Print_ISBN :
0-7803-4980-6
Type :
conf
DOI :
10.1109/ASIC.1998.722907
Filename :
722907
Link To Document :
بازگشت