DocumentCode :
1940952
Title :
Improved logic optimization using global flow analysis
Author :
Berman, L. ; Trevillyan, L.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1988
fDate :
7-10 Nov. 1988
Firstpage :
102
Lastpage :
105
Abstract :
Techniques for automatically reducing circuit size and improving testability are considered. Two extensions to a previously published method for circuit optimization based on ideas of global flow analysis are described. The first is a basic improvement in the primary results on which the earlier optimization was based; the second extends the applicability of the method to conditional optimizations as well. Together these enhancements result in improved performance for the original algorithm, as well as the ability to handle designer-specified don´t cares and redundancy-removal uniformly in the framework of a graph-based synthesis system such as LSS.<>
Keywords :
logic testing; many-valued logics; minimisation of switching nets; optimisation; LSS; circuit optimization; conditional optimizations; designer-specified don´t cares; global flow analysis; graph-based synthesis system; redundancy-removal; testability; Algorithm design and analysis; Circuit optimization; Circuit synthesis; Circuit testing; Data flow computing; Design optimization; Law; Legal factors; Logic; Optimization methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
Type :
conf
DOI :
10.1109/ICCAD.1988.122472
Filename :
122472
Link To Document :
بازگشت