DocumentCode :
1941291
Title :
Test structures for interdie variations monitoring in presence of statistical random variability
Author :
Castaneda, Giancarlo ; Juge, Andre ; Ghibaudo, Gerard ; Golanski, Dominique ; Hoguet, David ; Portal, Jean-Michel ; Borot, Bertrand
Author_Institution :
STMicroelectron., Crolles, France
fYear :
2012
fDate :
19-22 March 2012
Firstpage :
36
Lastpage :
42
Abstract :
We study the limitations of single transistor test structures for Process Variations monitoring in presence of statistical random variability, and compare them with transistor array structures in 45 CMOS technology. By optimizing transistor array design considering statistical variability, layout effects, and interconnect parasitics, we first estimate and then verify on silicon that x5 reduction of statistical variability and excellent correlation with ring oscillator frequency that can be reached for array structure. Transistor arrays are demonstrated to be well suited for monitoring impact of process variations, whether it is die-to-die, or wafer-to-wafer.
Keywords :
CMOS analogue integrated circuits; elemental semiconductors; integrated circuit interconnections; integrated circuit layout; oscillators; silicon; statistical analysis; CMOS technology; Si; die-to-die; interconnect parasitics; interdie variations monitoring; layout effects; process variation monitoring; ring oscillator frequency; silicon; single-transistor test structures; size 45 nm; statistical random variability; test structures; transistor array design; transistor array structures; wafer-to-wafer; Arrays; CMOS integrated circuits; CMOS technology; Monitoring; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures (ICMTS), 2012 IEEE International Conference on
Conference_Location :
San Diego, CA
ISSN :
1071-9032
Print_ISBN :
978-1-4673-1027-7
Type :
conf
DOI :
10.1109/ICMTS.2012.6190609
Filename :
6190609
Link To Document :
بازگشت