DocumentCode :
1942438
Title :
Doubly folded transistor matrix layout
Author :
van Genneken, L.P.P.P. ; van Eijndhoven, J.T.J. ; Brouwers, J.A.H.C.M.
Author_Institution :
Design Autom. Sect., Eindhoven Univ. of Technol., Netherlands
fYear :
1988
fDate :
7-10 Nov. 1988
Firstpage :
134
Lastpage :
137
Abstract :
A flexible module generator that lays out transistor net lists is presented. The formulation of this layout problem as a two-dimensional folding problem is novel. The folding algorithm uses an elegant hierarchical divide-and-conquer technique. The aspect ratio and pin positions can be controlled within a wide range, while the area remains approximately constant. Accurate control of the aspect ratio and pin positions is important in combination with top-down floorplanning. The mask generator uses a small library of adaptable transistors with parameters like length, width, positions of the terminals, and an optional diffusion implant. Compared to other automated layout approaches, the module generator makes smaller and more flexible layouts. The layout of the modules can be customized with respect to all major design parameters.<>
Keywords :
CMOS integrated circuits; circuit layout CAD; masks; CMOS IC; adaptable transistors; aspect ratio; automated layout; constant area; design parameters; diffusion implant; doubly folded transistor matrix layout; flexible module generator; hierarchical divide-and-conquer technique; layout customization; mask generator; pin positions; top-down floorplanning; transistor net lists; two-dimensional folding problem; Automatic control; Design automation; Flexible printed circuits; Implants; Libraries; Pins; Shape control; Simulated annealing; Strips; Symmetric matrices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
Type :
conf
DOI :
10.1109/ICCAD.1988.122479
Filename :
122479
Link To Document :
بازگشت