DocumentCode :
1943457
Title :
Metastability in SCFL
Author :
Cheney, B. ; Savara, R.
Author_Institution :
TriQuint Semicond. Inc., Beaverton, OR, USA
fYear :
1995
fDate :
Oct. 29 1995-Nov. 1 1995
Firstpage :
319
Lastpage :
322
Abstract :
As digital system clock rates increase, the susceptibility to failure in synchronizing asynchronous inputs increases. Because of this phenomena, the need for flip flops in high speed technologies that can resist becoming metastable and recover quickly has also increased. SONET and ATM are typical applications where there are concerns regarding metastability. This paper presents the results of characterizing a high speed GaAs digital logic family, SCFL (Source Coupled FET Logic) for metastability and the efforts to improve the metastability characteristics of the flip flops. An architecture which shows a significant reduction in failure rate was designed, simulated, fabricated, and characterized.
Keywords :
MESFET integrated circuits; circuit stability; failure analysis; field effect logic circuits; flip-flops; gallium arsenide; integrated circuit reliability; logic testing; sequential circuits; synchronisation; GaAs; GaAs digital logic family; SCFL; architecture; failure rate reduction; flip flops; high speed technologies; metastability characteristics; source coupled FET Logic; Asynchronous transfer mode; Clocks; Digital systems; FETs; Gallium arsenide; Logic; Metastasis; Resists; SONET; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Gallium Arsenide Integrated Circuit (GaAs IC) Symposium, 1995. Technical Digest 1995., 17th Annual IEEE
Conference_Location :
San Diego, CA, USA
Print_ISBN :
0-7803-2966-X
Type :
conf
DOI :
10.1109/GAAS.1995.529020
Filename :
529020
Link To Document :
بازگشت