DocumentCode :
1944594
Title :
A fault simulation method based on stem regions
Author :
Maamari, F. ; Rajski, J.
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
fYear :
1988
fDate :
7-10 Nov. 1988
Firstpage :
170
Lastpage :
173
Abstract :
The concept of stem regions has been used as a framework for a fast fault simulator for combinational circuits. The concept allows a static reduction of the circuit area of explicit analysis, for single-output as well as multiple-output circuits. A dynamic reduction of processing steps is also achieved as the fault simulation progresses and fault coverage increases. Both the static and dynamic reductions are fully compatible with the parallel pattern evaluation technique, resulting in a very efficient implementation. The simulation algorithm is described, and experimental results for well-known benchmark circuits are shown.<>
Keywords :
circuit analysis computing; combinatorial circuits; digital simulation; fault location; benchmark circuits; circuit area reduction; combinational circuits; dynamic reduction; efficient implementation; fault coverage; fault simulation method; parallel pattern evaluation technique; processing steps reduction; static reduction; stem regions; Analytical models; Circuit faults; Circuit simulation; Combinational circuits; Electrical fault detection; Fault detection; Laboratories; Performance analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
Type :
conf
DOI :
10.1109/ICCAD.1988.122487
Filename :
122487
Link To Document :
بازگشت