DocumentCode :
1945669
Title :
Parallel logic/fault simulation of VLSI array logic
Author :
Bose, P.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1988
fDate :
7-10 Nov. 1988
Firstpage :
190
Lastpage :
193
Abstract :
Current techniques in logic/fault simulation treat the problem as a nonnumeric one in which the basic primitives involved are Boolean operations, string matching/manipulation operations, bitwise or wordwise comparison operations, etc. A technique for reformulating the problem in terms of standard vector and matrix operation primitives which are well supported on all scientific machines is described. The overall computing environment is assumed to be a scientific/engineering one, with Fortran as the primary coding medium and the hardware biased toward numerically intensive applications. Attention is restricted to VLSI array logic.<>
Keywords :
VLSI; circuit analysis computing; fault location; logic CAD; matrix algebra; parallel programming; vectors; Boolean operations; Fortran; VLSI array logic; bitwise comparison operations; logic/fault simulation; matrix operation primitives; numerically intensive applications; parallel simulation; scientific/engineering computing environment; string manipulation operations; string matching; vector operation primitives; wordwise comparison operations; Application software; Boolean functions; Hardware; Life estimation; Logic arrays; Logic testing; Parallel processing; Programmable logic arrays; Supercomputers; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
Type :
conf
DOI :
10.1109/ICCAD.1988.122491
Filename :
122491
Link To Document :
بازگشت