DocumentCode :
1945672
Title :
Relating reliability to circuit topology
Author :
Beg, Azam ; Ibrahim, Walid
Author_Institution :
Coll. of Inf. Technol., UAE Univ., Al-Ain, United Arab Emirates
fYear :
2009
fDate :
June 28 2009-July 1 2009
Firstpage :
1
Lastpage :
4
Abstract :
Reliability analysis of nano-scale circuits can be done using different techniques, one of them being Bayesian networks. Using this scheme, the relationship of circuit´s topology to reliability has been studied for several thousand randomly generated (combinational) 3 to 9 variable circuits; the circuits contained up to 40 gates in up to 10 tiers/levels. As anticipated, strong, positive correlations were found between gate counts and circuit´s probability of failure (PF), and between the level counts and circuit PF. However, the input counts and the circuit PFs were weakly correlated. These findings can be useful in creating reliability models for arbitrary circuits.
Keywords :
belief networks; circuit reliability; Bayesian networks; circuit topology; reliability; Application software; Circuit topology; Computer architecture; Information technology; Integrated circuit reliability; Nanobioscience; Nanoscale devices; Nanotechnology; Single electron transistors; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
Type :
conf
DOI :
10.1109/NEWCAS.2009.5290421
Filename :
5290421
Link To Document :
بازگشت