DocumentCode :
1946030
Title :
Through silicon via copper electrodeposition for 3D integration
Author :
Beica, Rozalia ; Sharbono, Charles ; Ritzdorf, Tom
Author_Institution :
Semitool Inc., Kalispell, MT
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
577
Lastpage :
583
Abstract :
Increasing demands for electronic devices with superior performance and functionality while reducing their sizes and weight has driven the semiconductor industry to develop more advanced packaging technologies. Among all different types of packaging technologies proposed, three-dimensional (3D) vertical integration using through silicon via (TSV) copper interconnect is currently considered one of the most advanced technologies in the semiconductor industry. This paper describes the different materials and processes applied for TSV, with focus on copper electrodeposition, the advantages as well as difficulties associated with this technology and approaches taken to overcome them. The effect of wafer design on process performance and throughput, including necessary process optimizations that are required for achieving void-free via filling while reducing the processing time, will be discussed.
Keywords :
electrodeposition; integrated circuit interconnections; integrated circuit packaging; 3D integration; Cu; advanced packaging technology; electrodeposition; electronic device; semiconductor industry; through silicon via; wafer design; Copper; Electronics industry; Electronics packaging; Industrial electronics; Process design; Semiconductor device packaging; Semiconductor materials; Silicon; Through-silicon vias; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-4244-2230-2
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2008.4550031
Filename :
4550031
Link To Document :
بازگشت