DocumentCode :
1946326
Title :
4-bit Manchester carry look-ahead adder design using MT-CMOS domino logic
Author :
Senthil, Sivakumar M. ; Arockia, Jayadhas S. ; Arputharaj, T. ; Banupriya, M.
Author_Institution :
Sch. of Electron. & Telecommun. Eng., St Joseph Univ. in Tanzania, Dar es Salaam, Tanzania
fYear :
2013
fDate :
13-17 July 2013
Firstpage :
15
Lastpage :
18
Abstract :
In this paper, a design of high performance and low power 4-bit Manchester carry look-ahead adder is presented with the help of modified multi-threshold domino logic technique. The introduced MT-MOS transistors decrease the power dissipation of adder circuit by reducing sub threshold leakage current. The FTL dynamic logic is another technique used to increase operating speed of logic circuit, which evaluates the computational blocks partially before the input signals are formalized and then the final evaluation is performed as soon as the input signals arrive. The pre-evaluation logic reduces propagation delay into half. The combination of FTL dynamic logic and MT-CMOS domino logic techniques are yields high fan-out, high switching frequencies since both lower delay and dynamic low power consumption in the arithmetic circuits. A Manchester structure of carry generation employed in carry look-ahead adder minimizes the area of arithmetic circuit by decreasing number of transistors. The simulation results have verified that the proposed techniques are reduced the total power dissipation up to 40%, 55% of propagation delay than the standard dynamic domino CMOS technology.
Keywords :
CMOS logic circuits; MOSFET; adders; FTL dynamic logic; MT-CMOS domino logic techniques; MT-MOS transistors; Manchester structure; arithmetic circuits; carry generation; computational blocks; logic circuit; low power 4-bit Manchester carry look-ahead adder; modified multi-threshold domino logic technique; power dissipation; preevaluation logic; propagation delay; sub threshold leakage current; word length 4 bit; Adders; CMOS integrated circuits; Logic circuits; Power demand; Power dissipation; Threshold voltage; Transistors; CLA; CMOS; Domino logic; Dynamic logic; FTL; MT-CMOS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science, Computing and Telecommunications (PACT), 2013 Pan African International Conference on
Conference_Location :
Lusaka
Type :
conf
DOI :
10.1109/SCAT.2013.7055081
Filename :
7055081
Link To Document :
بازگشت