Title :
The effect of etch residuals on via reliability
Author :
Adderly, Shawn A. ; Moon, Matthew D. ; Lifson, Max L. ; Bowe, Nathaniel W. ; Gambino, Jeffrey P. ; Sullivan, Timothy D.
Author_Institution :
Microelectron. Div., IBM, Essex Junction, VT, USA
Abstract :
Vias are formed in interconnect structures using a polymerizing chemistry in order to avoid etching the underlying metal wires. However, a drawback of the polymerizing chemistry is that etch residues can remain in the via opening, resulting in high via resistance and possible degradation of circuit performance. Although it is well known that etch residues in vias can cause yield loss, the effect on reliability has not been reported for submicron vias. In this paper, the effect of etch residues on via reliability is studied. Vias with etch residues showed no degradation in reliability after a thermal cycle stress, high temperature storage, or humidity stress. However, vias with etch residues fail at a lower current during a wafer level voltage ramp electromigration stress, compared to residue-free vias, suggesting that etch residues will reduce the electromigration lifetime of interconnect structures.
Keywords :
electromigration; integrated circuit interconnections; integrated circuit packaging; integrated circuit reliability; thermal management (packaging); three-dimensional integrated circuits; electromigration lifetime; etch residual effect; high temperature storage; humidity stress; interconnect structures; residue-free vias; thermal cycle stress; via reliability; wafer level voltage ramp electromigration stress; Electromigration; Metals; Plastics; Resistance; Semiconductor device reliability; Stress; Residual Polymers; Via Cleans; Via Resistance;
Conference_Titel :
Reliability Science for Advanced Materials and Devices (RSAMD), 2013 IEEE Conference on
Conference_Location :
Golden, CO
DOI :
10.1109/RSAMD.2013.6647898