DocumentCode :
1947514
Title :
Shared resources high-level modeling in embedded systems using virtual nodes
Author :
Jaber, Chafic ; Kanstein, Andreas ; Apvrille, Ludovic ; Baghdadi, Amer ; Pacalet, Renaud
Author_Institution :
Freescale Semicond., Toulouse, France
fYear :
2009
fDate :
June 28 2009-July 1 2009
Firstpage :
1
Lastpage :
4
Abstract :
The increasing complexity of system-on-chip design and shorter time to market constraints has stimulated systems designers to investigate performance characteristics of the final system implementation in the early design stages, by means of modeling the design at a high level of abstraction. This paper presents the virtual node concept for modeling the shared resources of a system-on-chip, therefore specifically dedicated to the study of the impact of shared resources contention on the overall system´s performance, which is often defined by concurrent use cases. The overall approach is based on using a specific UML modeling profile and a SystemC-based simulator to execute models and analyze their performance.
Keywords :
embedded systems; high level synthesis; system-on-chip; time to market; embedded systems; shared resources high-level modeling; system-on-chip design; time to market constraints; virtual nodes; Analytical models; Delay; Embedded system; Performance analysis; Scheduling; System performance; System-on-a-chip; Telecommunications; Time to market; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
Type :
conf
DOI :
10.1109/NEWCAS.2009.5290506
Filename :
5290506
Link To Document :
بازگشت