DocumentCode :
1947610
Title :
A 65 nm CMOS versatile ADC using time interleaving and ΣΔ modulation for multi-mode receiver
Author :
Beydoun, Ali ; Jabbour, Chadi ; Fakhoury, Hussein ; Nguyen, Van-Tam ; Naviner, Lirida ; Loumeau, Patrick
Author_Institution :
Telecom ParisTech, Paris, France
fYear :
2009
fDate :
June 28 2009-July 1 2009
Firstpage :
1
Lastpage :
4
Abstract :
High performances wideband analog to digital converter (ADC) remains a bottleneck to realize software and cognitive radio receivers. Time interleaved sigma-delta (TISigmaDelta) architecture is a good candidate to increase the bandwidth of the data converters with the lowest hardware complexity compared to other solutions using parallel sigma-delta modulators. This paper proposes a reconfigurable 4 channels TISigmaDelta using the novel GMSCL (general multi stage closed loop) sigma-delta architecture and a new digital processing reducing considerably the hardware complexity. The sigma-delta modulators have been designed using switched-capacitor technique and implemented with STMicroelectronis 65 nm CMOS technology. Three different scenarios are possible : the first one for GSM standard clocked at 26 MHz and consumes 2.59 mW, the second one for UMTS/DVB-T standards clocked at 208 MHz and consumes 46 mW and the last one for WiFi/WiMax standards clocked at 208 MHz and consumes 92 mW. The total circuit die area is equal to 3 mm2. The digital filtering was validated and synthesized in a 1.2 V, 65 nm CMOS process using VHDL language. For a clock rate of 208 MHz, the evaluated die area is 0.115 mm2.
Keywords :
CMOS integrated circuits; analogue-digital conversion; delta-sigma modulation; digital filters; hardware description languages; radio receivers; switched capacitor networks; CMOS versatile ADC; GSM standard; STMicroelectronis; SigmaDelta modulation; UMTS/DVB-T standards; VHDL language; WiFi/WiMax standards; cognitive radio receivers; digital filtering; digital processing; frequency 208 MHz; frequency 26 MHz; general multistage closed loop sigma-delta architecture; multimode receiver; parallel sigma-delta modulators; power 2.59 mW; power 46 mW; power 92 mW; size 65 nm; software radio receivers; switched-capacitor technique; time interleaved sigma-delta architecture; time interleaving modulation; wideband analog to digital converter; Analog-digital conversion; CMOS technology; Clocks; Cognitive radio; Delta-sigma modulation; Hardware; Interleaved codes; Receivers; Software performance; Wideband;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2009. NEWCAS-TAISA '09. Joint IEEE North-East Workshop on
Conference_Location :
Toulouse
Print_ISBN :
978-1-4244-4573-8
Electronic_ISBN :
978-1-4244-4574-5
Type :
conf
DOI :
10.1109/NEWCAS.2009.5290510
Filename :
5290510
Link To Document :
بازگشت