DocumentCode :
1947696
Title :
An efficient hardware architecture of the optimised SIFT descriptor generation
Author :
Deng, Wenjuan ; Zhu, Yiqun ; Feng, Hao ; Jiang, Zhiguo
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Nottingham, Nottingham, UK
fYear :
2012
fDate :
29-31 Aug. 2012
Firstpage :
345
Lastpage :
352
Abstract :
Scale Invariant Feature Transform (SIFT) algorithm has the potential of detecting a large number of features from images, which makes the feature descriptor generation become a bottleneck of the processing speed and hence degrade the overall performance of the algorithm. To tackle this problem, we propose an efficient hardware architecture based on the polar sampled descriptor in this paper. It takes only 7.57us to generate a feature descriptor of 72 dimensions with a system frequency of 100MHz, which is equivalent to approximately 132100 feature descriptors per second. It can generate feature descriptors for VGA (640×480 pixels) resolution video at 60 frames per second (fps), provided that there are no more than 2200 features per frame. As far as we know, our hardware architecture has the highest processing speed for descriptor generation, compared with other existing architectures.
Keywords :
computer architecture; feature extraction; image resolution; video signal processing; SIFT algorithm; SIFT descriptor generation; VGA resolution video; feature descriptor generation; frequency 100 MHz; hardware architecture; image feature; polar sampled descriptor; scale invariant feature transform; Educational institutions; Feature extraction; Hardware; Histograms; Interpolation; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
Type :
conf
DOI :
10.1109/FPL.2012.6339228
Filename :
6339228
Link To Document :
بازگشت