DocumentCode :
1947998
Title :
SecURe DPR: Secure update preventing replay attacks for dynamic partial reconfiguration
Author :
Devic, Florian ; Torres, Lionel ; Crenne, Jérémie ; Badrignans, Benoît ; Benoît, Pascal
Author_Institution :
SAS NETHEOS, Montpellier, France
fYear :
2012
fDate :
29-31 Aug. 2012
Firstpage :
57
Lastpage :
62
Abstract :
Dynamic partial reconfiguration is a growing need for SRAM FPGA-based embedded systems. This feature allows reconfiguring parts of the FPGA while others continue to run. But it may introduce security breaches affecting FPGA configuration. In this paper, a secure protocol to ensure confidentiality, integrity, authenticity and up-to-dateness is described and applied to dynamic partial reconfiguration. Two common threat models are addressed for industrially-driven use cases. The implementation can perform both secure update and reconfiguration without significantly affecting performances.
Keywords :
SRAM chips; field programmable gate arrays; reconfigurable architectures; SRAM FPGA-based embedded systems; authenticity; confidentiality; dynamic partial reconfiguration; integrity; secure DPR; secure protocol; secure update preventing replay attacks; Ash; Encryption; Field programmable gate arrays; Nonvolatile memory; Protocols; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
Type :
conf
DOI :
10.1109/FPL.2012.6339241
Filename :
6339241
Link To Document :
بازگشت