DocumentCode :
1949514
Title :
The effect of adding a scalar D-cache to the Cray-4 vector processor
Author :
Beaty, Steven J. ; Johnson, Gearold R.
Author_Institution :
Cray Comput. Corp., Colorado Springs, CO, USA
Volume :
1
fYear :
1995
fDate :
19-21 Apr 1995
Firstpage :
227
Abstract :
In the past, vector supercomputers achieved high performance with long arithmetic pipelines coupled with fast scalar processors. Processor speed has increased at a rate greater than memory speed. Indeed, current vector processors have cycle times far faster than the memories they are connected to. When compilers can predict memory access patterns, they vectorize computations and thereby hide the processor/memory disparity. When memory access patterns are not known until run-time, caches can pay large dividends. This paper studies the effects of adding a scalar data cache to a modern vector processor and shows some encouraging results
Keywords :
Cray computers; cache storage; parallel machines; performance evaluation; pipeline processing; vector processor systems; Cray-4 vector processor; memory access patterns; scalar D-cache; scalar data cache; vector supercomputers; Clocks; Digital arithmetic; Drives; Modems; Pipelines; Registers; Runtime; Springs; Supercomputers; Vector processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Algorithms and Architectures for Parallel Processing, 1995. ICAPP 95. IEEE First ICA/sup 3/PP., IEEE First International Conference on
Conference_Location :
Brisbane, Qld.
Print_ISBN :
0-7803-2018-2
Type :
conf
DOI :
10.1109/ICAPP.1995.472189
Filename :
472189
Link To Document :
بازگشت