DocumentCode :
1951643
Title :
Minimizing Internal Fragmentation by Fine-Grained Two-Dimensional Module Placement for Runtime Reconfiguralble Systems
Author :
Koch, Dirk ; Beckhoff, Christian ; Teich, Jürgen
Author_Institution :
Dept. of Comput. Sci., Univ. of Erlangen-Nuremberg, Erlangen, Germany
fYear :
2009
fDate :
5-7 April 2009
Firstpage :
251
Lastpage :
254
Abstract :
This paper analyzes fragmentation issues and proves that the reconfigurable area must be tiled much finer as has been done in existing approaches. The optimal tile grid can typically only be implemented by tiling the reconfigurable area into a two-dimensional grid. This will further increase the utilization of dedicated resources such as block RAMs. In order to provide communication with the reconfigurable modules, the novel ReCoBus communication architecture is enhanced for two-dimensional communication. A case study will demonstrate a system with 248 individual logic tiles that are each less than 200 LUTs in size while still being able of providing a module connection in each particular tile.
Keywords :
circuit layout; field programmable gate arrays; logic partitioning; system buses; FPGA partitioning; LUT; ReCoBus communication architecture; block RAM; dedicated resource utilization; fine-grained two-dimensional reconfigurable module placement; internal fragmentation minimization; optimal logic tile grid; reconfigurable area tiling; runtime reconfigurable system; two-dimensional grid; Computer science; Cost function; Field programmable gate arrays; Flyback transformers; Joining processes; Reconfigurable logic; Runtime; Table lookup; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Custom Computing Machines, 2009. FCCM '09. 17th IEEE Symposium on
Conference_Location :
Napa, CA
Print_ISBN :
978-0-7695-3716-0
Type :
conf
DOI :
10.1109/FCCM.2009.40
Filename :
5290911
Link To Document :
بازگشت