Title :
S/D extension formation utilizing offset spacer for 65 nm node high performance CMOS
Author :
Adachi, Kanna ; Ohuchi, Kazuya ; Toyoshima, Yoshiaki
Author_Institution :
SoC Res. & Dev. Center, Toshiba Corp. Semicon. Co., Kanagawa, Japan
Abstract :
Source/drain extension engineering using a offset spacer for the 65 nm node high performance CMOS was investigated. Although a current drivability was degraded with increasing the offset spacer width, the improvement in the tolerance of short channel effect and the reduction of the overlap capacitance between the gate electrode and the source/drain extension were achieved. There exists an optimum spacer width from the AC performance viewpoint.
Keywords :
CMOS integrated circuits; MOSFET; annealing; arsenic; boron compounds; capacitance; elemental semiconductors; ion implantation; silicon; 65 nm; Si:As; Si:BF/sub 2/; gate electrode; high performance CMOS; offset spacer; overlap capacitance; source/drain extension engineering; Annealing; Capacitance; Circuit optimization; Degradation; Electrodes; Inverters; MOSFET circuits; Propagation delay; Temperature; Threshold voltage;
Conference_Titel :
Junction Technology, 2002. IWJT. Extended Abstracts of the Third International Workshop on
Conference_Location :
Tokyo, Japan
Print_ISBN :
4-89114-028-3
DOI :
10.1109/IWJT.2002.1225215