DocumentCode :
1952008
Title :
VHDL design validation by genetic manipulation techniques
Author :
Stamenkovic, Z. ; Dahmen, H.-Ch. ; Glaeser, U.
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
Volume :
2
fYear :
2000
fDate :
2000
Firstpage :
735
Abstract :
Formal verification is an important area in industry that gets more and more attention. The growing complexity of digital circuits and its use in safety critical systems are the reasons for the need of tools for checking the correctness of designs. In this paper we present a new approach of model evaluation. With our approach we are able to increase the belief of a designer in the right functionality of a circuit without the long runtimes of classical model checking but with more reliability than testing a design via simulation with few input patterns. To achieve this goal we use our genetic manipulation technique: a combination of classical genetic algorithms with a goal oriented mutation operator, based on a backtracking method
Keywords :
automatic test pattern generation; backtracking; deterministic algorithms; formal verification; genetic algorithms; hardware description languages; high level synthesis; ATPG; RTL design; VHDL design validation; VHDL parser; backtracking method; classical genetic algorithms; design errors; deterministic algorithms; formal verification; gate level representation; genetic manipulation techniques; goal oriented mutation operator; model evaluation; synchronous observer; Algorithm design and analysis; Analytical models; Art; Circuit simulation; Circuit testing; Digital circuits; Formal verification; Genetic algorithms; Genetic mutations; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2000. Proceedings. 2000 22nd International Conference on
Conference_Location :
Nis
Print_ISBN :
0-7803-5235-1
Type :
conf
DOI :
10.1109/ICMEL.2000.838795
Filename :
838795
Link To Document :
بازگشت