Title :
Evaluation of FPGA design guardband caused by inhomogeneous NBTI degradation considering process variations
Author :
Yabuuchi, Michitarou ; Kobayashi, Kazutoshi
Author_Institution :
Dept. of Electron., Kyoto Inst. of Technol., Kyoto, Japan
Abstract :
We show NBTI delay degradation considering variations in a 65 nm process. We evaluate these two models. The homogeneous degradation model (HDM) assumes that NBTI degradation is constant at any variation and the inhomogeneous degradation model (IDM) assume that it is larger at the fast condition. In the usual logic gates on ASICs, delay degradation becomes much smaller on IDM. Circuit design guardbands can be reduced to 1/3 from the conventional pessimistic evaluations. As for FPGAs, we evaluate routing paths including level restorers and tristate inverters. The delay time after NBTI degradation is almost constant because of the pull-up PMOS in the level restorer.
Keywords :
application specific integrated circuits; delays; field programmable gate arrays; logic design; logic gates; ASIC; FPGA design guardband evaluation; circuit design guardbands; delay time; homogeneous degradation model; inhomogeneous NBTI delay degradation; level restorers; logic gates; process variations; pull-up PMOS; routing path evaluation; size 65 nm; tristate inverters; Degradation; Delay; Field programmable gate arrays; Integrated circuit modeling; MOS devices; Routing; Stress;
Conference_Titel :
Field-Programmable Technology (FPT), 2010 International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8980-0
DOI :
10.1109/FPT.2010.5681449