Title :
Design of a constant geometry fast Hartley transformer
Author :
Argüello, Francisco ; Doallo, Ramon ; Bruguera, Javier D. ; Zapata, Emilio L.
Author_Institution :
Dept. of Electron., Univ. of Santiago de Compostela, Spain
Abstract :
A semisystolic architecture is presented for the parallel calculation of the decimation in time and radix-2 fast Hartley transform (FHT) of a real sequence with N=2n data items. The architecture is based on a constant geometry algorithm for computing the FHT which facilitates its mapping in VLSI technology and minimizes the communications among processors. The circuit proposed is characterized by its modular design and its interconnective regularity. It permits the computation of arbitrarily sized FHTs as a consequence of the partition of the data and the recirculation of partial results over the processing units in the successive stages of the transform. Each calculation stage requires N/4Q cycles where Q is the number of processors (Q=2q). The total calculation time is ( Nlog2N)/4Q cycles
Keywords :
VLSI; parallel algorithms; parallel architectures; systolic arrays; transforms; FHT; VLSI technology; constant geometry; constant geometry algorithm; decimation; modular design; processing units; radix-2 fast Hartley transform; semisystolic architecture; Computational geometry; Computer architecture; Discrete transforms; Hardware; Integrated circuit interconnections; Partitioning algorithms; Physics; Systolic arrays; Topology; Very large scale integration;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1991. ICASSP-91., 1991 International Conference on
Conference_Location :
Toronto, Ont.
Print_ISBN :
0-7803-0003-3
DOI :
10.1109/ICASSP.1991.150568