DocumentCode :
1952644
Title :
Efficient implementation of greyscale morphological filters
Author :
Bailey, Donald G.
Author_Institution :
Sch. of Eng. & Adv. Technol., Massey Univ., Palmerston North, New Zealand
fYear :
2010
fDate :
8-10 Dec. 2010
Firstpage :
421
Lastpage :
424
Abstract :
Morphological filters are often implemented using a series decomposition. This paper presents a parallel decomposition that is able to exploit separability. By maximising the reuse of hardware between the parallel filters, a novel computationally efficient filter structure may be derived. Results show that such filters may be implemented on a Virtex-5 FPGA with pixel clock rates approaching 1 GHz.
Keywords :
field programmable gate arrays; filters; Virtex-5 FPGA; filter structure; frequency 1 GHz; greyscale morphological filters; parallel decomposition; parallel filters; pixel clock rates; series decomposition; Delay; Field programmable gate arrays; Filtering theory; Image processing; Morphology; Pixel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2010 International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8980-0
Type :
conf
DOI :
10.1109/FPT.2010.5681450
Filename :
5681450
Link To Document :
بازگشت