Title :
LEMINGS: LSI´s EMI-noise analysis with gate level simulator
Author :
Shimazaki, Kenji ; Tsujikawa, Hiroyuki ; Kojima, Seijiro ; Hirano, Shouzou
Author_Institution :
Adv. LSI TEchnol. Dev. Center, Matsushita Electr. Ind. Co. Ltd., Nagaokakyo, Japan
Abstract :
EMI (electromagnetic interference) noise has become a more significant problem in high-speed electronic systems. To analyze EMI problems, LSIs should be analysed carefully as the source of EMI noise. However, as the circuit size of the LSIs becomes larger, it becomes more difficult to analyze the noise of these circuits by using a transistor-level simulator. Thus designers need a simulator that covers full-chip size for noise analysis. In this paper, we propose a new EMI noise simulation methodology that uses a gate-level representation for the first time. The noise from the logic gates is simply modeled by a FFT process based on the superimposed triangular current waveform. Because of the compactness of the model, we can reduce the computation dramatically and accomplish a large simulation. Furthermore, we developed a prototype simulator `LEMINGS´ to demonstrate the proposed method for conventional ASIC design flows. The experimental results show that our new EMI analysis method has achieved an outstanding performance, a high capacity to simulate the whole design and a high accuracy that is equivalent to the transistor-level simulator. Information obtained from LEMINGS can also help designers to improve the LSI and electronic systems´ design quality
Keywords :
application specific integrated circuits; circuit simulation; digital integrated circuits; electromagnetic interference; fast Fourier transforms; integrated circuit modelling; integrated circuit noise; large scale integration; ASIC design flows; EMI noise analysis; EMI noise simulation methodology; FFT process; LEMINGS simulator; LSI devices; design quality improvement; electromagnetic interference; full-chip size; gate level simulator; gate-level representation; logic gates; superimposed triangular current waveform; Analytical models; Application specific integrated circuits; Circuit noise; Circuit simulation; Computational modeling; Electromagnetic interference; High-speed electronics; Logic gates; Performance analysis; Virtual prototyping;
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
DOI :
10.1109/ISQED.2000.838865