Title :
Full chip thermal simulation
Author :
Yu, Zhiqiang ; Yergeau, D. ; Dutton, R.W.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA
Abstract :
A multilayer, full chip thermal analysis is presented. The design of the chip at functional-block level is directly captured by the simulator, allowing the assessment of the chip layout impact on the system performance due to the elevated operational temperature. The heat generation for each block is obtained by running the circuit-level electrical simulation separately on individual functional units. The thermal diffusion equation is then solved based on the actual structure of the chip including substrate and interconnect/insulating layers. Different thermal conductivity can be specified for each material layer. The effect of package on chip temperature distribution is modeled using thermally resistive layers as the boundary between the simulated structure and surrounding environment. Proper adjustment of the boundary thermal resistance results in the correct range of simulated temperature distribution as compared to the measured data. Both physics and implementation for the thermal simulation are described. The code is applied to the analysis of a realistic design of a CPU chip made of SOI technology with up to six metal interconnect layers. A comprehensive review of the simulation results is presented
Keywords :
circuit simulation; integrated circuit layout; integrated circuit modelling; integrated circuit packaging; temperature distribution; thermal analysis; thermal conductivity; thermal diffusion; thermal resistance; CPU chip; SOI technology; boundary thermal resistance; chip layout impact; chip temperature distribution; circuit-level electrical simulation; full chip thermal simulation; functional-block level; heat generation; multilayer thermal analysis; package effect; system performance; thermal conductivity; thermal diffusion equation; thermally resistive layers; Circuit simulation; Conducting materials; Equations; Insulation; Integrated circuit interconnections; Nonhomogeneous media; System performance; Temperature distribution; Thermal conductivity; Thermal resistance;
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
DOI :
10.1109/ISQED.2000.838867