Title :
Low power testing of VLSI circuits: problems and solutions
Author_Institution :
Lab. d´´Inf. de Robotique et de Microelectron. de Montpellier, Univ. Montpellier II, France
Abstract :
Power and energy consumption of digital systems may increase significantly during testing. This extra power consumption due to test application may give rise to severe hazards to the circuit reliability. Moreover, it may be responsible for cost, performance verification as well as technology related problems and can dramatically shorten the battery life when on-line testing is considered. In this paper, we present a survey of the low power testing techniques that can be used to test VLSI systems. In the first part, the paper explains the problems induced by the increased power consumed during functional testing of a circuit, in either external testing or built-in self-test (BIST). Next, we survey state-of-the-art techniques that exist to reduce this power/energy consumption during test mode and allow non-destructive testing of the device under test
Keywords :
CMOS digital integrated circuits; VLSI; automatic test pattern generation; built-in self test; integrated circuit testing; low-power electronics; ATPG; BIST; NDT; VLSI circuits; built-in self-test; circuit reliability; external testing; functional testing; low power testing techniques; nondestructive testing; power consumption; test application; Automatic testing; Built-in self-test; Circuit testing; Digital systems; Energy consumption; Hazards; Nondestructive testing; Power system reliability; System testing; Very large scale integration;
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
DOI :
10.1109/ISQED.2000.838871