DocumentCode :
1953260
Title :
Carry free, bit parallel approximate squarers with linear complexity and constant delay
Author :
Langlois, J.M.P. ; Al-Khalili, D. ; Al-Hertani, H.
Author_Institution :
Dept. of Electr. & Comput. Eng., R. Mil. Coll. of Canada, Kingston, Ont., Canada
fYear :
2004
fDate :
20-23 June 2004
Firstpage :
385
Lastpage :
388
Abstract :
This paper presents two simple combinational logic design approaches for bit-parallel approximate squarers of unsigned numbers. The design approaches are suitable for squarers of any bit length, and are particularly well suited for implementation in LUT-based FPGAs. It is shown that the hardware requirements grow linearly with the input bit width, as opposed to recent work where the complexity grows quadratically. This is a consequence of the optimized function selection algorithm which limits the number of input variables to each bit function. It is also shown that the critical path delay is independent of the input bit width. The proposed sets of Boolean equations are very simple to use and lend themselves very well to a parameterized HDL description. For a 7-bit input squarer, the maximum relative error (MRE) and average relative error (ARE) are as low as 9.44% and 2.47%, respectively. For very wide input, the MRE and ARE asymptotically approach 11.3% and 4.5%.
Keywords :
Boolean functions; circuit complexity; circuit optimisation; combinational circuits; delay circuits; field programmable gate arrays; hardware description languages; logic design; table lookup; Boolean equations; HDL description; average relative error; bit parallel approximate squarers; carry free squarers; combinational logic design; constant delay; critical path delay; linear circuit complexity; look-up table based FPGA; maximum relative error; optimized function selection algorithm; unsigned numbers; Delay lines; Equations; Field programmable gate arrays; Hardware design languages; Input variables; Interpolation; Linear approximation; Propagation delay; Table lookup; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. NEWCAS 2004. The 2nd Annual IEEE Northeast Workshop on
Print_ISBN :
0-7803-8322-2
Type :
conf
DOI :
10.1109/NEWCAS.2004.1359116
Filename :
1359116
Link To Document :
بازگشت