DocumentCode :
1953304
Title :
DVDT: design for voltage drop test using on-chip voltage scan path
Author :
Ikeda, Makoto ; Aoki, Hideyuki ; Asada, Kunihiro
Author_Institution :
VLSI Design & Educ. Center, Tokyo Univ., Japan
fYear :
2000
fDate :
2000
Firstpage :
305
Lastpage :
308
Abstract :
This paper proposes a new design method for voltage drop testing using on-chip voltage scan path. Using on-chip voltage monitors with a scan path data transfer architecture, this on-chip voltage scan path can measure voltage-drop on a real chip in real time with a limited number of I/O pins. Preliminary results are presented based on measurement results using a test chip, which demonstrates that this technique can effectively monitor voltage bounce in power supply lines. Quality of power supply lines can be effectively enhanced when this technique is applied to a real chip
Keywords :
VLSI; automatic testing; integrated circuit measurement; integrated circuit testing; low-power electronics; real-time systems; DVDT; I/O pins; data transfer architecture; on-chip voltage scan path; power supply lines; voltage bounce; voltage drop test; CMOS technology; Circuit testing; Hip; Pins; Power measurement; Power supplies; Semiconductor device measurement; Virtual manufacturing; Voice mail; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
Type :
conf
DOI :
10.1109/ISQED.2000.838887
Filename :
838887
Link To Document :
بازگشت